首页> 外文会议>2012 IEEE Region 10 Conference: sustainable development through humanitarian technology. >Physical layer implementation of orthogonal frequency division multiplexing for software defined radio on FPGA
【24h】

Physical layer implementation of orthogonal frequency division multiplexing for software defined radio on FPGA

机译:FPGA上软件定义无线电的正交频分复用的物理层实现

获取原文
获取原文并翻译 | 示例

摘要

This paper discusses the implementation of a software defined radio (SDR) that uses orthogonal frequency division multiplexing (OFDM). The transmitter and receiver were modeled and simulated using the Xilinx® blockset in MATLAB Simulink® then implemented on hardware using Xilinx® System Generator. Performance of the SDR system was evaluated by measuring BER, PAPR and spectral efficiency under simulated channel conditions with SNR of 15 and 20 dB. For speech inputs, 8-FFT 16ASK and 16-FFT 64ASK are acceptable for SNR of 15 and 20 dB, respectively. For audio inputs, 8-FFT PSK and 8-FFT 16ASK are acceptable. These were based on a minimum BER of 10−2 for speech and 10−3 for audio inputs. The chosen configurations were implemented on a Xilinx® Virtex-5 FPGA built in the XtremeDSP™ Development Platform ML506 Edition using JTAG hardware co-simulation. The BER performance of the system on hardware was consistent with that observed in simulations using fixed-point computations.
机译:本文讨论了使用正交频分复用(OFDM)的软件定义无线电(SDR)的实现。使用MATLABSimulink®中的Xilinx®模块组对发送器和接收器进行建模和仿真,然后使用Xilinx®System Generator在硬件上实现。通过在SNR为15和20 dB的模拟信道条件下测量BER,PAPR和频谱效率来评估SDR系统的性能。对于语音输入,SNR分别为15和20 dB时,可以接受8-FFT 16ASK和16-FFT 64ASK。对于音频输入,可接受8-FFT PSK和8-FFT 16ASK。这些基于语音的最小BER为10-2,音频输入的最小BER为10-3。使用JTAG硬件协同仿真,在XtremeDSP™开发平台ML506版中内置的Xilinx®Virtex-5 FPGA上实现了所选的配置。系统在硬件上的BER性能与使用定点计算的仿真中观察到的一致。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号