首页> 外文会议>2012 IEEE International SOC Conference. >Optimal power-constrained SoC test schedules with customizable clock rates
【24h】

Optimal power-constrained SoC test schedules with customizable clock rates

机译:具有可自定义时钟速率的最佳功耗受限SoC测试计划

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, we propose a method of minimizing test time in SoCs (System-on-chip), for a given power budget, by varying the test clock frequency for each test session. Since frequency is proportional to the test time and the power dissipated, by controlling the test clock frequency, the power dissipated and the test time per session can be adjusted so as to yield an optimal solution to the test scheduling problem. To achieve this, we modify the existing ILP (Integer-Linear Program) model for optimal test scheduling to include a variable frequency parameter which, in turn, controls the test time and power. For the optimization, we have used an open-source ILP solver. We also prove that the lower bound on the total test time of an SoC, is obtained by executing individual cores (tests) per session at their maximum frequency of operation, such that their test power is same as the power budget. Results show an improvement of 27% over existing solution for the benchmark SoC, ASIC Z.
机译:在本文中,我们提出了一种通过更改每个测试会话的测试时钟频率,在给定的功率预算下,最小化SoC(片上系统)中测试时间的方法。由于频率与测试时间和功耗成正比,因此通过控制测试时钟频率,可以调整每会话的功耗和测试时间,从而为测试计划问题提供最佳解决方案。为实现此目的,我们修改了现有的ILP(整数线性程序)模型以实现最佳测试计划,以包括一个可变频率参数,该参数又控制了测试时间和功率。为了进行优化,我们使用了开源的ILP求解器。我们还证明,SoC的总测试时间的下限是通过以最大工作频率在每个会话中执行各个内核(测试)来获得的,从而使它们的测试功率与功耗预算相同。结果显示,与基准SoC ASIC Z的现有解决方案相比,改进了27%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号