首页> 外文会议>2012 IEEE International SOC Conference. >#x201C;Free#x201D; Razor: A novel adaptive voltage scaling low power technique for data path SoC designs
【24h】

#x201C;Free#x201D; Razor: A novel adaptive voltage scaling low power technique for data path SoC designs

机译:“ Free” Razor:一种用于数据路径SoC设计的新型自适应电压缩放低功耗技术

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper proposes a novel adaptive voltage scaling low power design methodology for large System on Chip (SoC) that demands constant data throughput. The proposed technique scales the supply voltage to the SoC based on operating conditions and bit error rate (BER) margin available in a system. It allows occasional timing errors in the circuit and relies on a forward error correction (FEC) that exists in the system to correct the errors. As a result, the proposed technique requires no hardware overhead but yields significant power savings. More importantly, it does not require any circuit modification based on place and route, thus easy to implement and has no impact on time to market. The new technique has been implemented in a complex telecom SoC design and silicon measurement shows power savings up to 46%.
机译:本文针对要求恒定数据吞吐量的大型系统级芯片(SoC)提出了一种新颖的自适应电压缩放低功耗设计方法。所提出的技术根据操作条件和系统中可用的误码率(BER)余量来缩放SoC的电源电压。它允许电路中偶尔出现时序错误,并依靠系统中存在的前向纠错(FEC)来纠正错误。结果,所提出的技术不需要硬件开销,但是可以节省大量功率。更重要的是,它不需要根据位置和路线进行任何电路修改,因此易于实现,并且对上市时间没有影响。这项新技术已在复杂的电信SoC设计中实现,而硅片测量表明可节省多达46%的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号