首页> 外文会议>2012 IEEE Asia Pacific Conference on Circuits and Systems. >1MS/s low power successive approximations register ADC for 67-fJ/conversion-step
【24h】

1MS/s low power successive approximations register ADC for 67-fJ/conversion-step

机译:1MS / s低功耗逐次逼近寄存器ADC,用于67-fJ /转换步长

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

An 8-bit successive approximation register (SAR) analog-to-digital converter (ADC) is presented and implemented with TSMC 0.18-um CMOS process. The SAR ADC makes use of an asynchronous control circuit to internally generate the necessary clock signals to reduce half comparator and digital circuit power consumption. To avoid using a high-frequency clock generator, the proposed ADC uses an asynchronous control circuit to internally generate the necessary clock signals. The dynamic comparator generates the valid signal is the control signal of the sampling switches; it turns on the switches at high potential and turns off the switches at low potential. The average switching energy and total capacitance are reduced. Regarding that, the power consumption can be reduced to "half" by using asynchronous control circuit. Power dissipation is then minimized by optimizing the architecture and by careful design of analog circuitry. Measured results show that the proposed 8-bit SAR ADC consumes 10.3 µW with 1.8-V supply voltage. When sampling at 1.0 MSample/s, the prototype ADC achieves 45.3 dB/56.6 dB peak signal-to-noise-and-distortion ratio (SNDR)/SFDR and an effective number of bits (ENOB) of 7.23 bit. The measured integral nonlinearity (INL) and differential nonlinearity (DNL) are 0.66 LSB and 0.61 LSB, respectively. The core circuitry measures 0.205 (0.57 × 0.36) mm2 and including pads, the chip area occupies only 0.69 (1.03 × 0.67) mm2.
机译:提出了一个8位逐次逼近寄存器(SAR)模数转换器(ADC),并采用TSMC 0.18um CMOS工艺实现。 SAR ADC利用异步控制电路在内部生成必要的时钟信号,以减少比较器和数字电路功耗的一半。为了避免使用高频时钟发生器,建议的ADC使用异步控制电路在内部产生必要的时钟信号。动态比较器产生的有效信号是采样开关的控制信号;它会以高电位打开开关,并以低电位关闭开关。平均开关能量和总电容降低了。关于这一点,通过使用异步控制电路可以将功耗降低到“一半”。然后通过优化架构和精心设计的模拟电路将功耗降至最低。测量结果表明,建议的8位SAR ADC在1.8V电源电压下的功耗为10.3 µW。以1.0 MSample / s的采样率时,原型ADC的峰值信噪比(SNDR)/ SFDR为45.3 dB / 56.6 dB,有效位数为7.23位。测得的积分非线性(INL)和微分非线性(DNL)分别为0.66 LSB和0.61 LSB。核心电路尺寸为0.205(0.57×0.36)mm 2 ,包括焊盘在内,芯片面积仅占0.69(1.03×0.67)mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号