首页> 外文会议>2012 Annual IEEE India Conference. >Design of FPGA based 8-bit RISC controller IP core using VHDL
【24h】

Design of FPGA based 8-bit RISC controller IP core using VHDL

机译:使用VHDL设计基于FPGA的8位RISC控制器IP内核

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design, development and implementation of an 8-bit RISC controller IP core. The controller has been designed using Very high speed integrated circuit Hardware Description Language (VHDL). The design constraints are speed, power and area. This controller is efficient for specific applications and suitable for small applications. This non-pipelined controller has four units: - Fetch, Decode, Execute and a stage control unit. It has an in built program and data memory. Also it has four ports for communicating with other I/O devices. A hierarchical approach has been used so that basic units can be modeled using behavioral programming. The basic units are combined using structural programming. The design has been implemented using ALTERA STRATIX II FPGA.
机译:本文介绍了8位RISC控制器IP内核的设计,开发和实现。该控制器是使用超高速集成电路硬件描述语言(VHDL)设计的。设计约束是速度,功率和面积。该控制器对于特定应用非常有效,并且适用于小型应用。该非流水线控制器具有四个单元:-提取,解码,执行和阶段控制单元。它具有内置的程序和数据存储器。它还具有四个用于与其他I / O设备通信的端口。已经使用了分层方法,因此可以使用行为编程对基本单元进行建模。基本单元使用结构编程进行组合。该设计已使用ALTERA STRATIX II FPGA实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号