首页> 外文会议>2012 19th IEEE International Conference on Electronics, Circuits and Systems. >Hardware design and verification techniques for Giga-bit Forward-Error Correction systems on FPGAs
【24h】

Hardware design and verification techniques for Giga-bit Forward-Error Correction systems on FPGAs

机译:FPGA上的千兆位前向纠错系统的硬件设计和验证技术

获取原文
获取原文并翻译 | 示例

摘要

Contemporary and next-generation wireless, wired and optical telecommunication systems rely on sophisticated forward error-correction (FEC) schemes to facilitate operation at particularly low Bit Error Rate (BER). The ever increasing demand for high information throughput rate, combined with requirements for moderate cost and low-power operation, renders the design of FEC systems a challenging task. The definition of the parity check matrix of an LDPC code is a crucial task as it defines both the computational complexity of the decoder and the error correction capabilities. However, the characterization of the corresponding code at low BER is a computationally intensive task that cannot be carried out with software simulation. We here demonstrate procedures that involve hardware acceleration to facilitate code design. In addition to code design, verification of operation at low BER requires strategies to prove correct operation of hardware, thus rendering FPGA prototyping a necessity. This paper demonstrates design techniques and verification strategies that allow proof of operation of a gigabit-rate FEC system at low BER, exploiting the state-of-the-art Virtex-7 technology. It is shown that by occupying up to 70% – 80% percent of slices on a Virtex-7 XC7V485T device, iterative decoding at gigabit rate can be verified.
机译:当代和下一代无线,有线和光学电信系统依靠复杂的前向纠错(FEC)方案来促进以特别低的误码率(BER)进行操作。对高信息吞吐率的不断增长的需求,加上对中等成本和低功耗运行的要求,使FEC系统的设计成为一项艰巨的任务。 LDPC码的奇偶校验矩阵的定义是至关重要的任务,因为它定义了解码器的计算复杂度和纠错能力。但是,在低BER下表征相应代码是一项计算量大的任务,无法通过软件仿真来执行。我们在这里演示了涉及硬件加速以简化代码设计的过程。除了代码设计之外,低BER的操作验证还需要一些策略来证明硬件的正确操作,从而使FPGA原型成为必要。本文演示了设计技术和验证策略,这些技术和验证策略可利用最先进的Virtex-7技术来证明低BER时千兆速率FEC系统的运行。结果表明,通过在Virtex-7 XC7V485T器件上占据多达70%– 80%的切片,可以验证以千兆位速率进行的迭代解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号