首页> 外文会议>2010 International Symposium on VLSI Design Automation and Test >Using the charge recycling technique for low power PLA design
【24h】

Using the charge recycling technique for low power PLA design

机译:使用电荷回收技术进行低功耗PLA设计

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new low-power charge-recycling dynamic programmable logic array (PLA). The charge recycling PLA reduces the power consumption in product lines by recycling the previously used charge. The proposed dynamic PLA, product lines swing voltage is lowered by the charge recycling circuit between on adjacent product lines. Power consumption in product lines can be reduced theoretically to half by the proposed charge-recycling techniques. The simulation results show that the proposed scheme reduces delay by 38.7%, power by 17.4% and total power delay product (PDP) by 49.4% compared to the conventional PLA in a 0.35µm CMOS process technology.
机译:本文提出了一种新的低功耗充电循环动态可编程逻辑阵列(PLA)。电荷回收PLA通过回收先前使用的电荷来降低产品线的功耗。提议的动态PLA产品线的摆动电压通过相邻产品线之间的电荷循环电路降低。理论上,通过建议的充电回收技术,产品线的功耗可以减少一半。仿真结果表明,与0.35µm CMOS工艺的传统PLA相比,该方案可将延迟降低38.7%,将功耗降低17.4%,将总功率延迟积(PDP)降低49.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号