首页> 外文会议>2008 MRS spring meeting symposium proceedings >From Process Assumptions to Development to Manufacturing
【24h】

From Process Assumptions to Development to Manufacturing

机译:从流程设想到开发再到制造

获取原文
获取原文并翻译 | 示例

摘要

A tool has been developed that can be used to characterize or validate a BEOL interconnect technology. It connects various process assumptions directly to electrical parameters including resistance. The resistance of narrow copper lines is becoming a challenging parameter, not only in terms of controlling its value but also understanding the underlying mechanisms. The resistance was measured for 45nm-node interconnects and compared to the theory of electron scattering. This work will demonstrate how valuable it is to directly link the electrical models to the physical on-wafer dimensions and in turn to the process assumptions. For example, one can generate a tolerance pareto for physical and or electrical parameters that immediately identifies those process sectors that have the largest contribution to the overall tolerance. It also can be used to easily generate resistance versus capacitance plots which provide a good BEOL performance gauge. Several examples for 45nm BEOL will be given to demonstrate the value of these tools.
机译:已经开发出一种可用于表征或验证BEOL互连技术的工具。它将各种工艺假设直接连接到包括电阻在内的电气参数。窄铜线的电阻不仅在控制其值方面,而且在理解其潜在机理方面,都已成为具有挑战性的参数。测量了45纳米节点互连的电阻,并将其与电子散射理论进行了比较。这项工作将证明将电气模型直接链接到晶圆上的实际尺寸,进而链接到工艺假设的价值。例如,可以为物理和/或电气参数生成一个公差参数,该公差参数立即确定那些对总体公差有最大贡献的过程扇区。它还可以轻松生成电阻与电容的关系图,从而提供良好的BEOL性能指标。将给出45nm BEOL的几个示例,以证明这些工具的价值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号