【24h】

The Devolution of Synchronizers

机译:同步器的下放

获取原文
获取原文并翻译 | 示例

摘要

Synchronizers play a key role in multi-clock domain systems on chip. Traditionally, improvement of synchronization parameters with scaling has been assumed. In particular, the resolution time constant (tau) has been expected to scale proportionally to the gate delay 'FO4'. Recent measurements, however, have yielded counter-examples showing a degradation of tau with scaling. In this paper we describe these measurements and validate them with circuit analysis and simulations, demonstrating the devolution of synchronization parameters. Measurements have been made on a 65nm circuit and on series of FPGA devices. The tau measured on the 65nm circuit was about 100ps, in contrast with expectations of less than 30ps. Three similar FPGA devices, fabricated in 130, 90 and 65nm processes, yielded values of 57, 51 and 73ps, respectively, showing a significant increase in 65nm relative to older generations. The analysis is validated by simulations that predict further increase of tau for future technologies.
机译:同步器在片上多时钟域系统中起着关键作用。传统上,已经假设通过缩放来改善同步参数。特别是,解析时间常数(tau)预计将与门延迟'FO4'成比例。然而,最近的测量产生了反例,其显示出随着缩放而tau的降解。在本文中,我们描述了这些测量,并通过电路分析和仿真对其进行了验证,证明了同步参数的转移。已经在65nm电路和一系列FPGA器件上进行了测量。在65nm电路上测得的tau约为100ps,低于预期的不到30ps。在130、90和65nm工艺中制造的三种类似的FPGA器件分别产生了57ps,51ps和73ps的值,与上一代相比,显示65nm的显着增加。通过预测未来技术的tau会进一步增加的仿真验证了该分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号