首页> 外文会议>15th European Solid-State Circuits Conference (ESSCIRC '89) >SLOCOP-II: Improved accuracy and efficiency in Timing Verification, based on logic functionality and MOS circuit hierarchy
【24h】

SLOCOP-II: Improved accuracy and efficiency in Timing Verification, based on logic functionality and MOS circuit hierarchy

机译:SLOCOP-II:基于逻辑功能和MOS电路层次结构,提高了时序验证的准确性和效率

获取原文
获取原文并翻译 | 示例

摘要

The new SLOCOP-II timing verifier for MOSVLSI circuits is presented. Existing timing verifiers do not take into account the logic functionality and can give rise to serious overestimates for the circuit delays. In SLOCOP-II new false path avoidance algorithms have been implemented taking into account the logic functionality of the circuits. For the purpose of generality new methods for event determination have been developed and are presented in this paper. The circuit hierarchy is exploited in order to allow for faster evaluations. Timing verification results are given for instances of the parameterised modules in the CATHEDRAL-II library.
机译:提出了用于MOSVLSI电路的新型SLOCOP-II时序验证器。现有的时序验证器没有考虑逻辑功能,并且可能导致电路延迟的严重高估。在SLOCOP-II中,考虑到电路的逻辑功能,已经实现了新的错误路径规避算法。为了通用起见,已经开发了事件确定的新方法,并在本文中进行介绍。电路层次被利用以便允许更快的评估。给出了CATHEDRAL-II库中参数化模块实例的时序验证结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号