【24h】

High-Level Area and Performance Estimation of Hardware Building Blocks on FPGAs

机译:FPGA硬件构建块的高级区域和性能估计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Field-programmable gate arrays (FPGAs) have become increasingly interesting in system design and due to the rapid technological progress ever larger devices are commercially affordable. These trends make FPGAs an alternative in application areas where extensive data processing plays an important role. Consequently, the desire emerges for early performance estimation in order to quantify the FPGA approach and to compare it with traditional alternatives. In this paper, we propose a high-level estimation methodology for area and performance parameters of regular FPGA designs to be found in multimedia, telecommunications or cryptography. The goal is to provide a means that allows early quantification of an FPGA design and that enables early trade-off considerations. We present our estimation approach as well as evaluation results, which are based on several implemented applications and prove the suitability of the proposed estimation approach.
机译:现场可编程门阵列(FPGA)在系统设计中变得越来越有趣,并且由于技术的飞速发展,大型设备在市场上也可以买得起。这些趋势使FPGA成为广泛数据处理起着重要作用的应用领域的替代方案。因此,出现了对早期性能评估的需求,以便量化FPGA方法并将其与传统方法进行比较。本文针对多媒体,电信或密码学中常规FPGA设计的面积和性能参数提出了一种高级估算方法。目的是提供一种可以早期量化FPGA设计并实现早期折衷考虑的方法。我们基于几种已实现的应用程序介绍了我们的估计方法以及评估结果,并证明了所提出的估计方法的适用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号