首页> 外文会议>Asia and South Pacific Design Automation Conference >Efficient parallel verification of Galois field multipliers
【24h】

Efficient parallel verification of Galois field multipliers

机译:Galois场乘法器的高效并行验证

获取原文

摘要

Galois field (GF) arithmetic is used to implement critical arithmetic components in communication and security-related hardware, and verification of such components is of prime importance. Current techniques for formally verifying such components are based on computer algebra methods that proved successful in verification of integer arithmetic circuits. However, these methods are sequential in nature and do not offer any parallelism. This paper presents an algebraic functional verification technique of gate-level GF(2m) multipliers, in which verification is performed in bit-parallel fashion. The method is based on extracting a unique polynomial in Galois field of each output bit independently. We demonstrate that this method is able to verify an n-bit GF multiplier in n threads. Experiments performed on pre- and post-synthesized Mastrovito and Montgomery multipliers show high efficiency up to 571 bits.
机译:Galois字段(GF)算术用于在通信和与安全相关的硬件中实现关键的算术组件,并且对此类组件的验证至关重要。用于形式验证这些组件的当前技术基于计算机代数方法,该方法被证明可以成功地验证整数算术电路。但是,这些方法本质上是顺序的,不提供任何并行性。本文提出了门级GF(2m)乘法器的代数功能验证技术,其中验证是以位并行方式执行的。该方法基于独立地提取每个输出位的Galois字段中的唯一多项式。我们证明了该方法能够验证n个线程中的n位GF乘数。在合成前和合成后的Mastrovito和Montgomery乘法器上进行的实验显示出高达571位的高效率​​。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号