首页> 外文会议>IEEE International Solid-State Circuits Conference >A low-power 3.25GS/s 4th-order programmable analog FIR filter using split-CDAC coefficient multipliers for wideband analog signal processing
【24h】

A low-power 3.25GS/s 4th-order programmable analog FIR filter using split-CDAC coefficient multipliers for wideband analog signal processing

机译:低功耗3.25gs / s 4 th -Order可编程模拟FIR滤波器,用于宽带模拟信号处理的分割CDAC系数乘数

获取原文

摘要

Discrete-time (DT) circuits provide a means to overcome the analog-circuit design challenges in deeply scaled digital CMOS technologies while benefitting from the reduced switch on-resistance and parasitic capacitance, resulting in lower dynamic power dissipation. In addition, such DT analog circuits can reduce the requirements on analog-to-digital converters that precede digital processing [1]. Recent DT domain filters achieve high-order narrowband programmable filtering with low power and high linearity even under low supply voltage [2,3]. However, DT switched capacitor circuits have not been considered for wideband analog signal processing (ASP) applications such as on-chip implementation of FIR-based beamforming [4,5]. While the AFIR filter proposed in [6] is a suitable approach for programmable wideband ASP applications, in that design only symmetric and positive coefficient sets were possible and measured performance was not shown.
机译:离散时间(DT)电路提供了一种克服模拟电路设计挑战的方法,同时从降低的开关导通电阻和寄生电容中受益,导致动态功耗较低。此外,这种DT模拟电路可以降低数字处理的模数转换器的要求[1]。即使在低电源电压下,最近的DT域滤波器也可以通过低功耗和高线性度实现高阶窄带可编程滤波[2,3]。然而,DT开关电容器电路未被考虑用于宽带模拟信号处理(ASP)应用,例如CIR基束形成的片上实现[4,5]。虽然[6]中提出的AFIR滤波器是可编程宽带ASP应用的合适方法,但是在该设计中,仅可能且未示出测量性能和测量的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号