...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Multipliers-Driven Perturbation of Coefficients for Low-Power Operation in Reconfigurable FIR Filters
【24h】

Multipliers-Driven Perturbation of Coefficients for Low-Power Operation in Reconfigurable FIR Filters

机译:可重构FIR滤波器中低功耗操作的系数乘数驱动扰动

获取原文
获取原文并翻译 | 示例
           

摘要

Reconfigurable finite-impulse response (FIR) filters are one of the most widely implemented components in Internet of Things systems that require flexibility to support several target applications while consuming the minimum amount of power to comply with the strict design requirements of portable devices. Due to the significant power consumption in the multiplier components of the FIR filter, various techniques aimed at reducing the switching activity of these multipliers have been proposed in the literature. However, these techniques rarely exploit the flexibility on the algorithmic level, which can lead to additional benefits. In this paper, FIR filter multipliers are extensively characterized with power simulations, providing a methodology for the perturbation of the coefficients of baseline filters at the algorithm level to trade-off reduced power consumption for filter quality. The proposed optimization technique does not require any hardware overhead and it enables the possibility of scaling the power consumption of the filter at runtime, while ensuring the full baseline performance of any programmed filter whenever it is required. The analyzed FIR filters were fabricated in a 28nm FD-SOI test chip and measured at a near-threshold, 600mV supply voltage. For example, by carefully choosing slightly perturbed coefficients in a low-pass configuration, power savings of up to 33% are achieved when accepting a 3dB degradation on the stopband, as compared with the baseline implementation of the filter.
机译:可重配置的有限脉冲响应(FIR)滤波器是物联网系统中实现最广泛的组件之一,它需要灵活性来支持多个目标应用,同时消耗最少的功率来满足便携式设备的严格设计要求。由于FIR滤波器的乘法器组件中的大量功耗,在文献中已经提出了旨在降低这些乘法器的开关活动的各种技术。但是,这些技术很少在算法级别上利用灵活性,这可能会带来其他好处。在本文中,FIR滤波器乘法器通过功率仿真得到了广泛的表征,为在算法级别上扰动基线滤波器的系数提供了一种方法,以权衡降低的功耗以提高滤波器的质量。所提出的优化技术不需要任何硬件开销,并且可以在运行时缩放滤波器的功耗,同时在需要时确保任何已编程滤波器的完整基线性能。分析的FIR滤波器在28nm FD-SOI测试芯片中制造,并在接近阈值的600mV电源电压下进行测量。例如,通过谨慎选择低通配置中的微扰系数,与滤波器的基准实现相比,在阻带上接受3dB的衰减时,可节省多达33%的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号