首页> 外国专利> Attribute-Point-Based Timing Constraint Formal Verification

Attribute-Point-Based Timing Constraint Formal Verification

机译:基于属性点的时间约束形式化验证

摘要

Systems and methods are described herein for attribute-point-based timing formal verification of application specific integrated circuit (ASIC) and system on chip (SoC) designs. A target circuit design having a first set of netlists and timing constraints is received. A plurality of key clock-pin-net-load-setting attributes are extracted from the first ported netlists and timing constraints. The clock-pin-net-load-setting attribute mismatch in the result report is checked between the target circuit design and a golden circuit design by comparing the plurality of target attributes with a plurality of golden attributes of the golden circuit design after the target design database is loaded for static timing analysis (STA). The attribute mismatch is provided for further design or timing constraint modifications and/or updates using this approach, particularly timing formal verification, at the target technology in order to enable efficient design timing sign-off based on ported netlists and synthesis design constraints (SDC).
机译:本文描述了用于特定应用集成电路(ASIC)和片上系统(SoC)设计的基于属性点的定时形式验证的系统和方法。接收具有第一组网表和时序约束的目标电路设计。从第一端口网络列表和时序约束中提取多个关键时钟管脚净负载设置属性。在加载目标设计数据库进行静态时序分析(STA)之后,通过将多个目标属性与黄金电路设计的多个黄金属性进行比较,检查结果报告中的时钟管脚净负载设置属性不匹配在目标电路设计和黄金电路设计之间。属性不匹配用于使用该方法的进一步设计或时序约束修改和/或更新,特别是在目标技术处进行时序形式验证,以便基于移植的网表和综合设计约束(SDC)实现有效的设计时序签核。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号