首页> 外国专利> Hardware node with position-dependent memories for neural network processing

Hardware node with position-dependent memories for neural network processing

机译:具有位置相关存储器的硬件节点,用于神经网络处理

摘要

Processors and methods for neural network processing are provided. A method in a processor including a pipeline having a matrix vector unit (MVU), a first multifunction unit connected to receive an input from the matrix vector unit, a second multifunction unit connected to receive an output from the first multifunction unit, and a third multifunction unit connected to receive an output from the second multifunction unit is provided. The method includes decoding a chain of instructions received via an input queue, where the chain of instructions comprises a first instruction that can only be processed by the matrix vector unit and a sequence of instructions that can only be processed by a multifunction unit. The method includes processing the first instruction using the MVU and processing each of instructions in the sequence of instructions depending upon a position of the each of instructions in the sequence of instructions.
机译:提供了用于神经网络处理的处理器和方法。 包括具有矩阵向量单元(MVU)的流水线的处理器中的方法,连接到从矩阵向量单元接收输入的第一多功能单元,第二多功能单元连接以从第一多功能单元接收输出,以及第三个 提供了连接到从第二多功能单元接收输出的多功能单元。 该方法包括解码经由输入队列接收的指令链,其中指令链包括第一指令,该指令只能由矩阵向量单元处理和只能由多功能单元处理的指令序列。 该方法包括使用MVU处理第一指令,并根据指令序列中的每个指令的位置处理指令序列中的每个指令处理。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号