首页> 外国专利> STATE TABLE COMPLEXITY REDUCTION IN A HIERARCHICAL VERIFICATION FLOW

STATE TABLE COMPLEXITY REDUCTION IN A HIERARCHICAL VERIFICATION FLOW

机译:状态表复杂性降低了分层验证流程

摘要

State table complexity reduction in a hierarchical verification flow is provided by identifying peripheral supplies and non-peripheral supplies in a hierarchical group in a hierarchical logical block model of a circuit based on whether logic blocks associated with the power supplies provide outputs to or receive inputs from circuity external to the hierarchical group; merging associated power state tables for the peripheral supplies and the non-peripheral supplies in the hierarchical group to create a merged power state table for the hierarchical group; removing, by a processing device, any power states associated with the non-peripheral supplies from the merged power state table to create a reduced power state table; and modeling a reduced logical block based on the reduced power state table.
机译:通过基于与电源相关联的电路的逻辑块在电路的分层逻辑块模型中识别分层组中的分层组中的分层块和非外围设备来提供句子验证流程的状态表复杂性。是否提供与电源相关联的输出或接收输入分层组外部的循环;合并相关的电源状态表,用于外围设备和分层组中的非外设供应,以为分层组创建合并的电源状态表;通过处理设备删除与来自合并电源状态表的非外围电源相关联的任何功率状态,以创建减小的电源状态表;基于减小的电源表的减少逻辑块建模。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号