首页> 外国专利> Successive approximation register analog to digital converter based phase-locked loop with programmable range

Successive approximation register analog to digital converter based phase-locked loop with programmable range

机译:基于阶段锁相循环的连续近似寄存器模数与可编程范围

摘要

Described herein are apparatus and methods for a successive approximation register (SAR) analog-to-digital (ADC) based phase-locked loop (PLL) with programmable range. A multi-bit digital phase locked loop includes a multi-bit phase frequency detector configured to output a multi-bit error signal based on a reference clock, a feedback clock sampled using the reference clock, and a threshold voltage, a multi-bit digital low pass filter configured to apply a variable gain to the multi-bit error signal, a current steered digital-to-analog converter configured to generate a control current based on a gain applied multi-bit error signal and multi-bit digital phase locked loop control parameters, a controlled oscillator configured to adjust a frequency of the controlled oscillator based on the control current to generate an output clock, the feedback clock being based on the output clock, and a programmable edge time controller configured to adjust a slope of an edge of the feedback clock.
机译:这里描述的是具有可编程范围的基于近似近似寄存器(SAR)的锁相环(PLL)的连续近似寄存器(SAR)的锁相环(PLL)的装置和方法。多位数字锁相环包括多位相位频率检测器,该多位相位频率检测器被配置为基于参考时钟输出多位误差信号,使用参考时钟采样的反馈时钟和阈值电压,多位数字低通滤波器被配置为将可变增益应用于多位误差信号,电流转向的数字到模拟转换器被配置为基于增益施加的多塔错误信号和多位数字锁相环产生控制电流控制参数,受控振荡器被配置为基于控制电流调整受控振荡器的频率以产生输出时钟,反馈时钟基于输出时钟,并且可编程边缘时间控制器被配置为调整边缘的斜率反馈时钟。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号