首页>
外国专利>
SYSTEM FOR TRANSMISSION OF BINARY START-STOP SIGNALS FOR A TIME DIVISION MULTIPLEX TELEGRAPH SYSTEM WHICH EFFECTS BURST MULTIPLEXING OF THE INCOMING TELEGRAPH SIGNALS
SYSTEM FOR TRANSMISSION OF BINARY START-STOP SIGNALS FOR A TIME DIVISION MULTIPLEX TELEGRAPH SYSTEM WHICH EFFECTS BURST MULTIPLEXING OF THE INCOMING TELEGRAPH SIGNALS
展开▼
机译:时分多路复用电报系统的二进制起止信号传输系统,其影响到来的电报信号的突发多路复用
展开▼
页面导航
摘要
著录项
相似文献
摘要
1374589 Multiplexing of telegraph channels SOC ITALIANA TELECOMUNICAZIONI SIEMENS SpA 20 Dec 1971 [31 Dec 1970] 59152/71 Heading H4P A system for burst i.e. one or more character multiplexing a plurality of telegraph channels in which start-stop "S/S" bits are removed before transmission comprises, connected to each line A1 &c., a register R1 &c. which is entered in turn into a circulating register Rg1 'and a plurality of S/S identification circuits which activate an address unit i.e. a matrix M, a corresponding address from which is inserted in the register Rg1 together with a receiver which recognizes the addresses in order to direct the signals to appropriate outgoing lines with S/S bit addition. Registers R1 &c. incompletely charged are not cleared by the arrangement disclosed. The start bits are detected by network S1- S12 which is registered by bi-stable circuits Sr1-Sr12 and stop bits detected by activating bi-stable circuits St1-St12, OR gates indicating which lines carry a S/S bit with AND gates Az1-Az12 indicating which type of bit. Insertion into register Rg1 is effected by a cyclic control network R1 but in the reverse order by circulating signals stored previously in Rg1. After transferring bits of a line into Rgl, a corresponding address from matrix M is transferred in parallel to register RO when the S/S bit is present and thence into Rg1. Matrix M provides a binary signal. When gates 02, A3 are activated, binary signals from matrix M are transferred into register RO which remain until the following channel presents a S/S bit. his T is passed into section X and is thus transferred in series to register Rg1 together with bits from the preceding address. This operation is repeated for each channel until a service channel is reached on which S/S bits do not occur. Content of register Rg1 is transferred into register Rg2 and thence to line Lm. A receiver provides approximately the reverse process with identification of addresses, and switching to appropriate outgoing channels being performed by a network Li. The receiver providing reinstatement of S/S bits.
展开▼