首页> 外国专利> Fault detection in integrated circuit chips and in circuit cards and systems including such chips.

Fault detection in integrated circuit chips and in circuit cards and systems including such chips.

机译:集成电路芯片以及包括这种芯片的电路卡和系统中的故障检测。

摘要

VLSI chips contain a very high density of logic elements and have only a limited number of pin connections making complete testing by conventional means impracticable. The invention provides a self-verifying chip. The chip includes a data processing chain (10) and a plurality of fault detecting circuits (13, 14, 15) coupled to the data processing chain. A plurality of internal stimulus generators (18, 19,20) generate test signal patterns in response to a supervisory control (21) which are applied to intermediate points of the data processing chain. Outputs from the fault detecting circuits (13, 14, 15) are applied to an error status generator (16) which provides error signals indicating fault conditions at various points of the data processing chain. Fault detecting circuits (18A,21A) may also monitor the internal stimulus generators and the supervisory control means. The devices of the data processing chain may normally operate in a parallel-load mode, but may be loaded with the test signal patterns in serial mode. The chip may include duplicate functional or complementary logic for the data processing chain, and the fault detecting circuits may be arranged to check the operation of the two logic chains against each other. A number of chips according to the invention may be mounted on a card, with a card fault detector receiving the outputs of the error status generators of the chips and providing an output indicating the faults detected in the chips and in the card wiring, and, in turn, in a complete system the outputs of the card fault detectors may be applied to a system fault generator monitoring the occurrence of faults in the whole system.
机译:VLSI芯片包含非常高的逻辑元件密度,并且只有有限数量的引脚连接,因此无法通过常规方法进行完整的测试。本发明提供一种自验证芯片。该芯片包括数据处理链(10)和耦合到该数据处理链的多个故障检测电路(13、14、15)。多个内部激励发生器(18、19,20)响应于监督控制(21)而产生测试信号模式,所述监督控制被施加至数据处理链的中间点。来自故障检测电路(13、14、15)的输出被提供给错误状态发生器(16),该错误状态发生器提供指示在数据处理链的各个点处的故障状况的错误信号。故障检测电路(18A,21A)也可以监视内部激励发生器和监督控制装置。数据处理链的设备通常可以在并行加载模式下运行,但可以在串行模式下加载测试信号模式。该芯片可以包括用于数据处理链的重复功能逻辑或互补逻辑,并且故障检测电路可以被布置为彼此相对地检查两个逻辑链的操作。可以将许多根据本发明的芯片安装在卡上,其中卡故障检测器接收芯片的错误状态发生器的输出,并提供指示在芯片和卡布线中检测到的故障的输出,并且,反过来,在一个完整的系统中,卡故障检测器的输出可以应用于监视整个系统中故障发生的系统故障生成器。

著录项

  • 公开/公告号ES8202454A1

    专利类型

  • 公开/公告日1982-01-16

    原文格式PDF

  • 申请/专利权人 SPERRY CORPORATION;

    申请/专利号ES19800496060

  • 发明设计人

    申请日1980-10-17

  • 分类号H01L21/70;

  • 国家 ES

  • 入库时间 2022-08-22 13:20:22

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号