首页> 外国专利> memory autocontrollantesi length word programmable in a matrix to doors with bidirectional symmetry and method for controlling memory

memory autocontrollantesi length word programmable in a matrix to doors with bidirectional symmetry and method for controlling memory

机译:可在矩阵中编程为双向对称的门的存储器自动控制长度字和用于控制存储器的方法

摘要

The ease and versatility by which logic functions may be implemented in a semicustom CMOS gate array is substantially increased by disposing core cells within the gate array about a plane of mirror symmetry. Such a gate array is devised with mirror symmetry in two orthogonal directions. A memory design of general utility and with particular utility in a gate array is devised so as to operate with a programmable word length. The word length of the memory is programmed by choosing an appropriate integrated circuit metal mask option to be utilized in the memory circuit design at a data bus input and output mapping. In the event that the memory is entirely included within a large scale integrated circuit, such as a gate array, a circuit design is further devised for providing a self-test of the operability of such a fully included memory without the necessity of providing input/output pins communicating with the memory or other external test signals. The self-test is activated by applying a single external start signal at a corresponding single external circuit pin with an indication of failure at any point during a complete memory test cycle being coupled to a second external failure pin. A self-test protocol is utilized wherein an internal counter generates the addresses of each memory location and stores that address as data within the memory location and the inverse of the address as data. In each case, what was then written into the memory is compared to that which is later read from the memory to thereby validate operability of the memory.
机译:通过围绕镜像对称平面在门阵列内布置核心单元,大大提高了在半定制CMOS门阵列中实现逻辑功能的简便性和多功能性。这样的门阵列被设计成在两个正交方向上具有镜面对称性。设计出通用的并且在门阵列中具有特定用途的存储器设计,以便以可编程的字长进行操作。通过选择适当的集成电路金属掩膜选项来编程存储器的字长,以在数据总线输入和输出映射中将其用于存储器电路设计中。如果存储器完全包含在大规模集成电路(例如门阵列)中,则电路设计会进一步设计为提供这种完全包含的存储器的可操作性的自检,而无需提供输入/输出引脚与存储器或其他外部测试信号通信。通过在相应的单个外部电路引脚上施加单个外部启动信号来激活自检,并在将完整的存储器测试周期中的任何一点上的故障指示耦合到第二个外部故障引脚上。利用自测试协议,其中内部计数器生成每个存储位置的地址,并将该地址作为数据存储在该存储位置内,并将该地址的逆存储为数据。在每种情况下,将随后写入存储器的内容与随后从存储器读取的内容进行比较,从而验证存储器的可操作性。

著录项

  • 公开/公告号IT1182069B

    专利类型

  • 公开/公告日1987-09-30

    原文格式PDF

  • 申请/专利权人 HUGHES AIRCRAFT CO.;

    申请/专利号IT19850048362

  • 发明设计人 ANGLETON JOSEPH L.;GUTGSELL JEFFREY L.;

    申请日1985-07-17

  • 分类号G11C;

  • 国家 IT

  • 入库时间 2022-08-22 07:18:10

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号