首页> 外国专利> Circuitry generating data clock signals for magnetic disc store - uses PLL with ring oscillator based upon delay stages

Circuitry generating data clock signals for magnetic disc store - uses PLL with ring oscillator based upon delay stages

机译:为磁盘存储生成数据时钟信号的电路-基于延迟级将PLL与环形振荡器配合使用

摘要

A combined PLL is used for the generation of both write (WCK) and read (RCK) control pulses. The unit has a v.c.o. circuit (3) with a ring of delay stages (41-4n), each of which has an adjustable valve (deltat). The output of the last stage is fed back to form the ring oscillator. The delay stages connect to a selector circuit (9) to generate the read clock signal which is also fed to a phase detector (10). A further phase detector (7) provides the input to the oscillator. ADVANTAGE - Common circuit for read and write pulses.
机译:组合的PLL用于生成写(WCK)和读(RCK)控制脉冲。该单位有一个v.c.o.带有延迟级环(41-4n)的回路(3),每个延迟级都有一个可调阀(deltat)。最后一级的输出被反馈以形成环形振荡器。延迟级连接到选择器电路(9)以生成读取时钟信号,该读取时钟信号也被馈送到相位检测器(10)。另一个鉴相器(7)将输入提供给振荡器。优势-读写脉冲的公共电路。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号