首页> 外国专利> Structured logic design method using figures of merit and a flowchart methodology

Structured logic design method using figures of merit and a flowchart methodology

机译:使用品质因数的结构化逻辑设计方法和流程图方法

摘要

The present invention provides a structured integrated circuit design methodology. The methodology is based on describing a two-phase logic function using a high level behavioral description flow chart, properly sizing devices to be used in the circuit for speed and reducing trial and error in circuit layout implementation using novel chip planning techniques. The methodology begins with the definition of signal types based on the circuit function that creates a particular signal and the type of input signal that feeds the circuit function. A rigid set of rules is then established for use of the signal types. Next the technical specification of the two-phase logic function is defined and utilized to create a behavioral flow chart using defined symbols. An associated database of corresponding Boolean equations is then created that defines the parameters of the various elements of the flow chart. The Boolean equations are then converted to a logic diagram either by coded state assignment or by direct implementation. The resulting logic diagram is then analyzed for speed utilizing a Figures of Merit technique for establishing device sizes. The resulting circuit design may then be carried through to layout utilizing conventional computer aided design (CAD) tools.
机译:本发明提供一种结构化的集成电路设计方法。该方法基于使用高级行为描述流程图描述两相逻辑功能,适当确定要在电路中使用的器件的大小,以加快速度并使用新颖的芯片规划技术减少电路布局实施中的试验和错误。该方法开始于基于电路功能的信号类型的定义,该电路功能创建一个特定的信号以及输入信号的类型来提供电路功能。然后建立一组严格的规则以使用信号类型。接下来,定义两相逻辑功能的技术规范,并使用其使用定义的符号创建行为流程图。然后创建对应的布尔方程的关联数据库,该数据库定义了流程图中各个元素的参数。然后通过编码状态分配或直接实现将布尔方程转换为逻辑图。然后利用品质因数技术分析所得逻辑图的速度,以建立器件尺寸。然后可以使用常规的计算机辅助设计(CAD)工具将得到的电路设计进行布局。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号