首页> 外国专利> EDGE DOPING PROCESSES FOR MESA STRUCTURES IN SOS AND SOI DEVICES

EDGE DOPING PROCESSES FOR MESA STRUCTURES IN SOS AND SOI DEVICES

机译:SOS和SOI设备中的MESA结构的边缘掺杂过程

摘要

Methods of fabricating heavily doped edges of mesa structures in silicon-on-sapphire and silicon-on-insulator semiconductor devices. The methods are self-aligning and require a minimum of masking steps to achieve. The disclosed methods reduce edge leakage and resolve N-channel threshold voltage instability problems. Mesa structures are formed that comprise N-channel and P-channel regions having a thermal oxide layer deposited thereover. A doping layer of borosilicate glass, or alternatively, an undoped oxide layer that is subsequently implanted, is deposited over the mesa structures. In the first method, the doping layer is etched by means of an anisotropic plasma etching procedure to form oxide spacers at the edges of the mesa structures. The doping layer is removed from the N-mesa structures using an N-channel mask and wet oxide etching procedure. The structure is then heated to a relatively high temperature to drive the dopant into the edges of the N-channel mesa structures. The protective layers are then removed by a wet etching procedure. The semiconductor device is fabricated to completion in a conventional manner thereafter. In the second method, a nitride layer is deposited over the mesa structures and thermal oxide layer. A thin oxide layer, which is generally deposited by means of a chemical vapor deposition procedure, is deposited over the silicon nitride layer. The formed structure is then processed to expose the N-channel mesa structures. This is accomplished using an N-well mask, the oxide layer is etched to expose the silicon nitride layer over the N-channel, and the nitride layer covering the N-channel is removed by means of hot phosphoric acid using the oxide layer as a mask. The doping layer is then deposited over the mesa structures. This doping layer is then heated to drive the dopant/implant into the edges of the N-channel mesa structures. The doping layer is then removed by wet oxide etching, the nitride layer is removed by rinsing in hot phosphoric acid and the thermal oxide layer is removed by a wet oxide etching procedure. The semiconductor device is again fabricated to completion in a conventional manner thereafter.
机译:在蓝宝石上硅和绝缘体上硅半导体器件中制造重掺杂台面结构边缘的方法。该方法是自对准的,并且需要最少的掩模步骤来实现。所公开的方法减少了边缘泄漏并解决了N沟道阈值电压不稳定性问题。形成包括N沟道和P沟道区域的台面结构,该N沟道区域和P沟道区域具有沉积在其上的热氧化物层。在台面结构上沉积硼硅酸盐玻璃的掺杂层,或随后注入的未掺杂的氧化物层。在第一种方法中,借助于各向异性等离子体蚀刻工艺来蚀刻掺杂层,以在台面结构的边缘处形成氧化物间隔物。使用N沟道掩模和湿氧化物蚀刻工艺从N-台面结构去除掺杂层。然后将结构加热到较高温度,以将掺杂剂驱入N沟道台面结构的边缘。然后通过湿蚀刻程序去除保护层。此后以常规方式完成该半导体器件的制造。在第二种方法中,在台面结构和热氧化物层上沉积氮化物层。通常通过化学气相沉积程序沉积的薄氧化物层沉积在氮化硅层上方。然后处理所形成的结构以暴露N沟道台面结构。这是使用N阱掩模完成的,蚀刻氧化层以暴露N沟道上方的氮化硅层,然后使用热磷酸将氧化N层覆盖的N氮化物层用作氧化物层,以去除N沟道。面具。然后将掺杂层沉积在台面结构上。然后加热该掺杂层以将掺杂剂/注入驱入N沟道台面结构的边缘。然后通过湿氧化物蚀刻去除掺杂层,通过在热磷酸中冲洗去除氮化物层,并且通过湿氧化物蚀刻程序去除热氧化物层。此后再次以常规方式制造半导体器件以完成。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号