首页> 外国专利> Stress released VLSI structure by the formation of porous intermetal layer

Stress released VLSI structure by the formation of porous intermetal layer

机译:通过形成多孔金属间层来释放应力的VLSI结构

摘要

A new method of forming stress releasing voids within the intermetal dielectric of an integrated circuit is achieved. A first layer of patterned metallization is provided over semiconductor device structures in and on a semiconductor substrate. A silicon oxide layer is deposited overlying the first patterned metal layer. A silicon nitride layer is deposited over the silicon oxide layer. A metal layer is deposited over the silicon nitride layer and etched to form silicon nodules on the surface of the silicon nitride layer. The silicon nitride layer is etched away to the underlying silicon oxide layer wherein the silicon nitride under the silicon nodules remains in the form of pillars. The surface of the silicon oxide layer is coated with a spin-on-glass material which is baked and cured. The silicon nodules and silicon nitride pillars are removed, leaving voids within the spin-on-glass layer. A second layer of silicon oxide is deposited overlying the spin-on-glass layer to complete formation of the porous intermetal dielectric of the said integrated circuit.
机译:实现了在集成电路的金属间电介质内形成应力释放空隙的新方法。在半导体衬底之中和之上的半导体器件结构上方提供第一层图案化金属化层。在第一图案化金属层上沉积氧化硅层。氮化硅层沉积在氧化硅层上方。金属层沉积在氮化硅层上方并被蚀刻以在氮化硅层的表面上形成硅结节。氮化硅层被蚀刻掉到下面的氧化硅层,其中在硅结节下的氮化硅保持柱状。氧化硅层的表面涂有旋涂玻璃材料,该材料经过烘烤和固化。硅结节和氮化硅柱被去除,在旋涂玻璃层内留下空隙。第二氧化硅层沉积在旋涂玻璃层上,以完成所述集成电路的多孔金属间电介质的形成。

著录项

  • 公开/公告号US5517062A

    专利类型

  • 公开/公告日1996-05-14

    原文格式PDF

  • 申请/专利权人 UNITED MICROELECTRONICS CORPORATION;

    申请/专利号US19950387432

  • 发明设计人 WATER LUR;J. Y. WU;

    申请日1995-02-13

  • 分类号H01L29/06;

  • 国家 US

  • 入库时间 2022-08-22 03:38:33

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号