首页> 外国专利> Communication path verification in a fail-fast, fail-functional, fault-tolerant multiprocessor system

Communication path verification in a fail-fast, fail-functional, fault-tolerant multiprocessor system

机译:故障快速,故障功能,容错的多处理器系统中的通信路径验证

摘要

A multiprocessor system includes a number of sub-processor systems, each substantially identically constructed, and each comprising a central processing unit (CPU), and at least one I/O device, interconnected by routing apparatus that also interconnects the sub-processor systems. A CPU of any one of the sub-processor systems may communicate, through the routing elements, with any I/O device of the system, or with any CPU of the system.;Communications between I/O devices and CPUs is by packetized messages. Interrupts from I/O devices are communicated from the I/O devices to the CPUs (or from one CPU to another CPU) as message packets.;CPUs and I/O devices may write to, or read from, memory of a CPU of the system. Memory protection is provided by an access validation method maintained by each CPU in which CPUs and/or I/O devices are provided with a validation to read/write memory of that CPU, without which memory access is denied.
机译:一种多处理器系统包括多个子处理器系统,每个子处理器系统基本上相同地构造,并且每个子处理器系统包括中央处理单元(CPU)和至少一个I / O设备,该路由选择设备还使子处理器系统相互连接。任何一个子处理器系统的CPU都可以通过路由元素与系统的任何I / O设备或系统的任何CPU进行通信; I / O设备与CPU之间的通信是通过打包消息进行的。来自I / O设备的中断作为消息包从I / O设备传递到CPU(或从一个CPU传递到另一个CPU); CPU和I / O设备可以写入或读取CPU的内存系统。内存保护是由每个CPU维护的访问验证方法提供的,在该方法中,为CPU和/或I / O设备提供了用于读取/写入该CPU的内存的验证,如果没有该访问,则拒绝进行内存访问。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号