首页> 外国专利> Arbitration signaling mechanism to prevent deadlock guarantee access latency, and guarantee acquisition latency for an expansion bridge

Arbitration signaling mechanism to prevent deadlock guarantee access latency, and guarantee acquisition latency for an expansion bridge

机译:仲裁信令机制可防止死锁保证访问延迟,并保证扩展桥的获取延迟

摘要

An arbitration signaling mechanism for an intermediate bus coupled between an expansion bridge and a host bridge that manages communication over the intermediate bus. The host bridge includes a CPU posting buffer for posting transactions between a CPU and the expansion bridge, and a DRAM buffer for storing data to be written into the DRAM. The host bridge also includes an arbiter coupled to receive a request signal from the expansion bridge and any other bus agents coupled to the expansion bridge. Responsive to a request from the expansion bridge, the arbiter empties the CPU posting buffer and the DRAM buffer before asserting an acknowledge signal. A passive release method is provided, which includes signaling a passive release semantic by the expansion bridge during a communication cycle in which the expansion bridge has bus control. The host bridge can grant temporary use of the bus to another bus agent before again granting access to the expansion bridge.
机译:用于耦合在扩展桥和管理中间总线上的通信的主机桥之间的中间总线的仲裁信令机制。主机桥包括用于发布CPU和扩展桥之间的事务的CPU发布缓冲器,以及用于存储要写入DRAM的数据的DRAM缓冲器。主机桥还包括仲裁器,该仲裁器被耦合以从扩展桥和耦合到扩展桥的任何其他总线代理接收请求信号。响应来自扩展桥的请求,仲裁器在声明确认信号之前清空CPU发布缓冲区和DRAM缓冲区。提供了一种被动释放方法,该方法包括在扩展桥具有总线控制的通信周期中由扩展桥发信号通知被动释放语义。主机桥可以在再次授予对扩展桥的访问权限之前,将总线的临时使用权授予另一个总线代理。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号