首页> 外国专利> Superscalar processor with direct result bypass between execution units having comparators in execution units for comparing operand and result addresses and activating results bypassing

Superscalar processor with direct result bypass between execution units having comparators in execution units for comparing operand and result addresses and activating results bypassing

机译:在执行单元之间具有直接结果旁路的超标量处理器,在执行单元中具有比较器,用于比较操作数和结果地址并激活结果旁路

摘要

The disclosed is an improved superscalar processor for reducing the time required for execution of an instruction. The superscalar processor includes an instruction fetching stage, an instruction decoding stage, and function units each having a pipeline structure. A function unit includes an execution stage, a memory access stage, and a write back stage. Function units are connected through a newly provided bypass line. Data obtained by preceding execution in the other function unit (the other pipeline) is applied through the bypass line to a function unit (pipeline) for executing a later instruction. Executed data is transmitted between pipelines without through a register file, so that it becomes unnecessary for the pipeline requesting the executed data to wait for termination of execution of the other pipeline. As a result, time required for execution of an instruction is reduced.
机译:所公开的是一种改进的超标量处理器,用于减少执行指令所需的时间。超标量处理器包括指令获取级,指令解码级和均具有流水线结构的功能单元。功能单元包括执行阶段,存储器访问阶段和回写阶段。功能单元通过新提供的旁路线连接。通过在另一功能单元(另一流水线)中的先前执行而获得的数据通过旁通线被施加到功能单元(流水线)以用于执行下一指令。已执行的数据在流水线之间进行传输,而无需通过寄存器文件,因此,不需要流水线请求已执行的数据来等待其他流水线的执行终止。结果,减少了执行指令所需的时间。

著录项

  • 公开/公告号US5636353A

    专利类型

  • 公开/公告日1997-06-03

    原文格式PDF

  • 申请/专利权人 MITSUBISHI DENKI KABUSHIKI KAISHA;

    申请/专利号US19940225265

  • 发明设计人 HIDEKI ANDO;CHIKAKO IKENAGA;

    申请日1994-04-07

  • 分类号G06F9/38;

  • 国家 US

  • 入库时间 2022-08-22 03:09:56

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号