首页> 外国专利> Monolithic integrated device for speed adaptation and synchronization and disassembly method for integrated service digital network

Monolithic integrated device for speed adaptation and synchronization and disassembly method for integrated service digital network

机译:用于集成服务数字网络的速度自适应和同步的单片集成装置和拆卸方法

摘要

The process of synchronization and decomposition of asynchronous frames organized with octet-rows of bits, for the adaptation of speed carried out by an intermediate reception block for adaptation of speed of an integrated device for the adaptation of synchronous and asynchronous terminals according to the CCITT V.110 standard to an Integrated Services Digital Network, is carried out by storing one octet at a time in an 8-bit shift register and by using counters in order to store the current position of each octet within a respective asynchronous frame and by recognizing by means of other counters the relevant bits of each octet, which are stored and switched to the respective elements for management and for control of the serial flow of data from the network to the terminal. From this, an architecture is derived, which is particularly simplified by means of the redimensioning of the registers which, instead of storing an entire frame, have to store only one octet at a time. Also, the delay undergone by the data in transfer by means of the block is reduced to the delay necessary for the shifting of a single octet. In fact, there will never be more than two octets at a time contained within the block instead of two frames or one, as would be necessary according to an architecture of conventional type. Two PLAs, each functioning with its own clock, manage and control the synchronization, the decomposition of the frames into octets and the addressing of the bits and, respectively, the flow of the data in input to and in output from the block in relation to said standard.
机译:根据CCITT V,由八位字节的比特行组织的异步帧的同步和分解过程,用于由中间接收块执行的速度调整,以调整集成设备的速度,从而调整同步和异步终端通过将一个八位位组一次存储在一个八位移位寄存器中并使用计数器来执行集成服务数字网络的.110标准,以便在相应的异步帧中存储每个八位位组的当前位置,并通过其他计数器的装置将每个八位位组的相关位存储并切换到相应的单元,以进行管理和控制从网络到终端的串行数据流。由此,得出一种体系结构,该体系结构通过寄存器的重新定义而得到了特别简化,而不必存储整个帧,而一次只能存储一个八位位组。而且,借助于块在传输中的数据所经历的延迟被减小为单个字节的移位所必需的延迟。实际上,根据传统类型的体系结构,在块内一次包含的字节数绝不会超过两个字节,而不是两个帧或一个帧。两个PLA,每个PLA都有自己的时钟,分别管理和控制同步,将帧分解为八位位组以及对位的寻址以及与块相关的输入到块和从块输出的数据流说标准。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号