首页> 外国专利> Processor chip for using an external clock to generate an internal clock and for using data transmit patterns in combination with the internal clock to control transmission of data words to an external memory

Processor chip for using an external clock to generate an internal clock and for using data transmit patterns in combination with the internal clock to control transmission of data words to an external memory

机译:处理器芯片,用于使用外部时钟生成内部时钟,并将数据传输模式与内部时钟结合使用以控制数据字向外部存储器的传输

摘要

Techniques for matching the speed of a microprocessor to potentially slower external system components. A master clock signal is communicated to a clock generator on the processor chip. The clock generator provides at least one external clock signal, which is communicated to various portions of the system. The clock generator includes programmable clock division circuitry that allows the external clock signal to be generated at any selected one of a plurality of fractions of the master clock frequency. The data pattern (the particular cycles in a sequence during which the processor outputs a data word as part of a multiple-data-word sequence) is programmable independently of the external clock programming.
机译:使微处理器的速度与可能会降低速度的外部系统组件相匹配的技术。主时钟信号被传送到处理器芯片上的时钟发生器。时钟发生器提供至少一个外部时钟信号,该信号被传送到系统的各个部分。时钟发生器包括可编程时钟分频电路,该电路允许以主时钟频率的多个分数中的任意一个来生成外部时钟信号。可以独立于外部时钟编程来编程数据模式(处理器输出数据字作为多数据字序列的一部分的序列中的特定周期)。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号