首页> 外国专利> Output buffer having quasi-failsafe operation

Output buffer having quasi-failsafe operation

机译:具有准故障安全操作的输出缓冲器

摘要

According to one embodiment of the present invention, an output buffer (200) includes a first output driver (86) having a gate oxide protected from voltage changes on an output (16). A second output driver (88) also has a gate oxide protected from voltage changes on the output (16). A level shifter (60) includes at least one cascode device (66, 68, 70, 72) and switches the first output driver (86) according to the values of a data input (12) and an enable input (14). A bias- generation circuit (300) generates a quasi-failsafe voltage that is approximately equal to a chip core voltage when a power supply (4) is supplying the chip core voltage and equal to a portion of the chip core voltage when the power supply (4) is not supplying the chip core voltage. The bias- generation circuit (300) is coupled to a first output cascode (80) coupled to the first output driver (86), to a second output cascode (84) coupled to the second output driver (88), or to the cascode device (66, 68, 70, 72) of the level shifter (60).
机译:根据本发明的一个实施例,输出缓冲器(200)包括第一输出驱动器(86),该第一输出驱动器(86)的栅极氧化物被保护免受输出(16)上的电压变化的影响。第二输出驱动器(88)还具有栅极氧化物,其被保护免受输出(16)上的电压变化的影响。电平转换器(60)包括至少一个共源共栅设备(66、68、70、72),并根据数据输入(12)和使能输入(14)的值来切换第一输出驱动器(86)。偏压产生电路(300)会在电源(4)提供芯片核心电压时产生近似等于芯片核心电压的准故障安全电压,而在电源供应器中时则等于芯片核心电压的一部分(4)未提供芯片核心电压。偏置产生电路(300)耦合到耦合到第一输出驱动器(86)的第一输出共源共栅(80),耦合到第二输出驱动器(88)的第二输出共源共栅(84)或共源共栅电平转换器(60)的装置(66、68、70、72)。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号