首页> 外国专利> Apparatus improving latchup immunity in a dual-polysilicon gate

Apparatus improving latchup immunity in a dual-polysilicon gate

机译:改善双多晶硅栅极中的闩锁抗扰性的设备

摘要

The invention is a method for creating a portion of an integrated circuit on a semiconductor wafer. The invention comprises doping a substrate to form a doped well region having an opposite conductivity type than the substrate. Separate photomasking steps are used to define N-channel and P-channel metal oxide semiconductor (MOS) transistor gates. A trench is formed near the well without using additional masking steps. The trench improves the latch up immunity of the device. The invention is also the apparatus created by the method and comprises a trench positioned in the substrate to interrupt the conduction of minority carriers between two regions of the substrate. Thus, the invention improves latch up immunity without additional process complexity.
机译:本发明是一种用于在半导体晶片上创建集成电路的一部分的方法。本发明包括掺杂衬底以形成具有与衬底相反的导电类型的掺杂阱区。单独的光掩模步骤用于定义N沟道和P沟道金属氧化物半导体(MOS)晶体管栅极。在阱附近形成沟槽,而无需使用额外的掩模步骤。沟槽提高了器件的闩锁抗扰性。本发明也是由该方法产生的设备,并且包括位于衬底中的沟槽以中断衬底的两个区域之间的少数载流子的传导。因此,本发明提高了闩锁免疫性,而没有附加的过程复杂性。

著录项

  • 公开/公告号US06445044B1

    专利类型

  • 公开/公告日2002-09-03

    原文格式PDF

  • 申请/专利权人

    申请/专利号US09126182

  • 发明设计人 MONTE MANNING;

    申请日1998-07-30

  • 分类号H01L297/80;

  • 国家 US

  • 入库时间 2022-08-22 00:53:08

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号