首页> 外国专利> Computer system having configurable core logic chipset for connection to a fault-tolerant accelerated graphics port bus and peripheral component interconnect bus

Computer system having configurable core logic chipset for connection to a fault-tolerant accelerated graphics port bus and peripheral component interconnect bus

机译:具有可配置的核心逻辑芯片组的计算机系统,用于连接到容错的加速图形端口总线和外围组件互连总线

摘要

A core logic chipset for a computer system is provided which can be configured as a bridge between either an accelerated graphics port (AGP) bus or an additional peripheral component interconnect (PCI) bus. A common bus having provisions for the PCI and AGP interface signals is connected to the core logic chipset and either an AGP or PCI device(s). The common bus, which is part of a fault-tolerant interconnect system, includes a first bus portion and a lower bus portion. When an error (e.g., a parity error) is detected on the first bus portion, the transaction is transferred over the second bus portion. When an error is detected on the second bus portion, the transaction is transferred over the first bus portion. If errors are detected on both portions, the transaction may be terminated.
机译:提供了一种用于计算机系统的核心逻辑芯片组,可以将其配置为加速图形端口(AGP)总线或其他外围组件互连(PCI)总线之间的桥梁。具有用于PCI和AGP接口信号的公用总线连接到核心逻辑芯片组以及AGP或PCI设备。作为容错互连系统的一部分的公共总线包括第一总线部分和下部总线部分。当在第一总线部分上检测到错误(例如,奇偶校验错误)时,在第二总线部分上传输事务。当在第二总线部分上检测到错误时,事务在第一总线部分上转移。如果两个部分都检测到错误,则交易可能会终止。

著录项

  • 公开/公告号US2002099980A1

    专利类型

  • 公开/公告日2002-07-25

    原文格式PDF

  • 申请/专利权人 OLARIG SOMPONG P.;

    申请/专利号US20010769953

  • 发明设计人 SOMPONG P. OLARIG;

    申请日2001-01-25

  • 分类号G06F11/00;

  • 国家 US

  • 入库时间 2022-08-22 00:50:51

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号