首页> 外国专利> Device and method for generating clock signals from a single reference frequency signal and for synchronizing data signals with a generated clock

Device and method for generating clock signals from a single reference frequency signal and for synchronizing data signals with a generated clock

机译:用于从单个参考频率信号生成时钟信号并将数据信号与生成的时钟同步的设备和方法

摘要

An integrated circuit device including a FIFO and a clock generator having a pulse swallower. The pulse swallower eliminates pulses from a reference frequency signal, producing a primary digital transceiver clock signal having a frequency of chiprate(S)(n), which is used to clock a digital transceiver when the device is in a primary mode. A first clock divider divides the frequency of the primary digital transceiver clock signal to produce a FIFO output clock signal having a frequency of chiprate(S). The FIFO has a data bus input for coupling to a data output, for example from an analog transceiver. The FIFO also has an external clock input for coupling to a clock output, for example from the analog transceiver. The external clock signal clocks the data into the FIFO asynchronous with the primary digital transceiver clock signal at a frequency of chiprate(S). The internal clock signal clocks the data out of the FIFO, synchronous with the primary digital transceiver clock signal at a frequency of chiprate (S). When in a secondary power savings mode, the pulse swallower produces an output signal having a frequency of chiprate which is used to maintain CDMA network time, permitting the analog transceiver to be powered down during the secondary mode. In another embodiment of the invention, the external clock signal from the analog transceiver having a frequency of chiprate(S) is multiplied by (n) to produce the primary digital transceiver clock signal.
机译:一种集成电路设备,包括FIFO和具有脉冲吞咽器的时钟发生器。脉冲吞咽器从参考频率信号中消除了脉冲,从而产生了具有数字码率(S)(n)频率的主数字收发器时钟信号,该信号用于在设备处于主模式时为数字收发器提供时钟。第一时钟分频器将主数字收发器时钟信号的频率分频,以产生具有码片率(S)的FIFO输出时钟信号。 FIFO具有数据总线输入,用于耦合到例如模拟收发器的数据输出。 FIFO还具有一个外部时钟输入,用于耦合到例如模拟收发器的时钟输出。外部时钟信号以码片率(S)的频率将数据与主要数字收发器时钟信号异步地送入FIFO。内部时钟信号以码片率(S)与主数字收发器时钟信号同步,将数据从FIFO中计时出来。当处于次级省电模式时,脉冲吞咽器产生具有码率频率的输出信号,该频率用于维持CDMA网络时间,从而允许模拟收发器在次级模式下掉电。在本发明的另一个实施例中,来自模拟收发器的具有码率(S)的频率的外部时钟信号乘以(n)以产生初级数字收发器时钟信号。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号