首页> 外国专利> Fasereguleringsslöyfe med bredt målsökingsområde, automatisk avstandsmåling og lav pulsvariasjon for sveipede og fastefrekvenssystemer

Fasereguleringsslöyfe med bredt målsökingsområde, automatisk avstandsmåling og lav pulsvariasjon for sveipede og fastefrekvenssystemer

机译:具有宽目标搜索范围,自动距离测量和低脉冲变化的相位控制环路,适用于扫频和固定频率系统

摘要

The present invention provides a wide tracking range phase locked loop (PLL) circuit that achieves minimal jitter in a recovered clock signal, regardless of the source of the jitter (i.e. whether it is in the source or the transmission media). The present invention PLL has automatic harmonic lockout detection circuitry via a novel lock and seek control logic in electrical communication with a programmable frequency discriminator and a code balance detector. (The frequency discriminator enables preset of a frequency window of upper and lower frequency limits to derive a programmable range within which signal acquisition is effected. The discriminator works in combination with the code balance detector circuit to minimize the sensitivity of the PLL circuit to random data in the data stream). In addition, the combination of a differential loop integrator with the lock and seek control logic obviates a code preamble and guarantees signal acquisition without harmonic lockup. An adaptive cable equalizer is desirably used in combination with the present invention PLL to recover encoded transmissions containing a clock and/or data. The equalizer automatically adapts to equalize short haul cable lengths of coaxial and twisted pair cables or wires and provides superior jitter performance itself. The combination of the equalizer with the present invention PLL is desirable in that such combination permits the use of short haul wires without significant jitter.
机译:本发明提供了一种宽跟踪范围锁相环(PLL)电路,该电路在所恢复的时钟信号中实现了最小的抖动,而与抖动的来源(即它是在源中还是在传输介质中)无关。本发明的PLL具有通过新型锁定的自动谐波锁定检测电路,并与可编程的鉴频器和代码平衡检测器进行电通信中的控制逻辑。 (鉴频器能够预设频率上限和下限的频率窗口,以得出实现信号采集的可编程范围。鉴频器与代码平衡检测器电路结合使用,可最大程度地降低PLL电路对随机数据的敏感度在数据流中)。此外,差分环路积分器与锁定和寻道控制逻辑的结合消除了代码前导,并确保了信号捕获而没有谐波锁定。期望将自适应电缆均衡器与本发明的PLL结合使用以恢复包含时钟和/或数据的编码传输。均衡器自动适应以均衡同轴电缆和双绞线电缆或电线的短距离电缆长度,并自身提供出色的抖动性能。期望均衡器与本发明的PLL的组合,因为这样的组合允许使用短距离导线而没有明显的抖动。

著录项

  • 公开/公告号NO20014959A

    专利类型

  • 公开/公告日2002-04-15

    原文格式PDF

  • 申请/专利权人 BROOKHAVEN SCIENCE ASSOCIATES;

    申请/专利号NO20010004959

  • 发明设计人 KERNER THOMAS M;

    申请日2001-10-12

  • 分类号H03L7/08;

  • 国家 NO

  • 入库时间 2022-08-22 00:44:22

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号