首页> 外国专利> Rapid two-port - cache control circuit for data processors in a packet switched cache coherent multiprocessor system

Rapid two-port - cache control circuit for data processors in a packet switched cache coherent multiprocessor system

机译:分组交换高速缓存相干多处理器系统中用于数据处理器的快速两端口高速缓存控制电路

摘要

A multiprocessor computer system has data processors and a main memory coupled to a system controller. Each data processor has a cache memory. Each cache memory has a cache controller with two ports for receiving access requests. A first port receives access requests from the associated data processor and a second port receives access requests from the system controller. All cache memory access requests include an address value; access requests from the system controller also include a mode flag. A comparator in the cache controller processes the address value in each access request and generates a hit/miss signal indicating whether the data block corresponding to the address value is stored in the cache memory. The cache controller has two modes of operation, including a first standard mode of operation in which read/write access to the cache memory is preceded by generation of the hit/miss signal by the comparator, and a second accelerated mode of operation in which read/write access to the cache memory is initiated without waiting for the comparator to process the access request's address value. The first mode of operation is used for all access requests by the data processor and for system controller access requests when the mode flag has a first value. The second mode of operation is used for the system controller access requests when the mode flag has a second value distinct from the first value.
机译:多处理器计算机系统具有数据处理器和耦合到系统控制器的主存储器。每个数据处理器都有一个高速缓存。每个高速缓存存储器都有一个带有两个端口的高速缓存控制器,用于接收访问请求。第一端口从相关的数据处理器接收访问请求,第二端口从系统控制器接收访问请求。所有高速缓存访​​问请求都包含一个地址值;来自系统控制器的访问请求还包括模式标志。高速缓存控制器中的比较器处理每个访问请求中的地址值,并产生命中/未命中信号,该信号指示对应于该地址值的数据块是否存储在高速缓存存储器中。高速缓存控制器具有两种操作模式,包括第一标准操作模式和第二加速操作模式,在第一标准操作模式中,对高速缓存的读/写访问之前是由比较器生成命中/未命中信号。无需等待比较器处理访问请求的地址值即可启动对缓存的/ write访问。当模式标志具有第一值时,第一操作模式用于数据处理器的所有访问请求和系统控制器访问请求。当模式标志具有不同于第一值的第二值时,第二操作模式用于系统控制器访问请求。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号