首页> 外国专利> Data processing system with fully interconnected system architecture (FISA)

Data processing system with fully interconnected system architecture (FISA)

机译:具有完全互连的系统架构(FISA)的数据处理系统

摘要

A Fully Interconnected System Architecture (FISA) for an improved data processing system. The data processing system topology has a processor chip and external components to the processor chip, such as memory and input/output (I/O) and other processor chips. The processor chip is interconnected to the external components via a point-to-point bus topology controlled by an intra-chip integrated, distributed switch (IDS) controller. The IDS controller provides the chip with the functionality to provide a single bus to each external component and provides an overall total bandwidth greater than traditional topologies while reducing latencies between the processor and the external components. The design of the processor chip with the intra-chip IDS controller provides a pseudo “distributed switch” which may separately access distributed external components, such as memory and I/Os, etc.
机译:完全互连的系统架构(FISA),用于改进的数据处理系统。数据处理系统拓扑具有处理器芯片和该处理器芯片的外部组件,例如内存和输入/输出(I / O)以及其他处理器芯片。处理器芯片通过点对点总线拓扑结构与外部组件互连,该拓扑结构由芯片内集成的分布式开关(IDS)控制器控制。 IDS控制器为芯片提供了向每个外部组件提供单个总线的功能,并提供了比传统拓扑更大的总体总带宽,同时减少了处理器与外部组件之间的延迟。具有片内IDS控制器的处理器芯片的设计提供了伪“分布式开关”。可以分别访问分布式外部组件,例如内存和I / O等。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号