首页> 外国专利> Elimination of turnaround cycles on multiplexed address/data buses

Elimination of turnaround cycles on multiplexed address/data buses

机译:消除多路复用地址/数据总线上的周转周期

摘要

In a system having a multiplexed address/data bus, initiator and target devices on the bus use special three mode drivers to achieve fast back-to-back read operations without intervening turnaround cycles. These drivers have voltage, current and Hi-Z modes characterized by low output impedance, high output impedence and very high output impedance, respectively. During a first clock cycle, an initiator device places an address on the bus using voltage mode during the first phase of the clock cycle and current mode during second phase. During a second clock cycle, a target device places data on the bus using voltage mode during the first phase of the clock cycle and current mode during second phase. Because a high impedance current mode precedes a low impedance voltage mode, electrical contention problems are eliminated, even if two devices momentarily drive the bus to opposite logical states. Fast back-to-back write operations are also described.
机译:在具有多路复用地址/数据总线的系统中,总线上的启动器和目标设备使用特殊的三模式驱动器来实现快速的背对背读取操作,而无需介入周转周期。这些驱动器具有电压,电流和Hi-Z模式,分别具有低输出阻抗,高输出阻抗和非常高的输出阻抗特性。在第一个时钟周期内,启动器设备在时钟周期的第一阶段使用电压模式,在第二阶段使用电流模式,在总线上放置地址。在第二个时钟周期内,目标设备在时钟周期的第一阶段使用电压模式在第二阶段使用电流模式将数据放置在总线上。因为高阻抗电流模式先于低阻抗电压模式,所以即使两个设备瞬间将总线驱动到相反的逻辑状态,也消除了电气争用问题。还介绍了快速的背对背写操作。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号