首页>
外国专利>
Elimination of turnaround cycles on multiplexed address/data buses
Elimination of turnaround cycles on multiplexed address/data buses
展开▼
机译:消除多路复用地址/数据总线上的周转周期
展开▼
页面导航
摘要
著录项
相似文献
摘要
In a system having a multiplexed address/data bus, initiator and target devices on the bus use special three mode drivers to achieve fast back-to-back read operations without intervening turnaround cycles. These drivers have voltage, current and Hi-Z modes characterized by low output impedance, high output impedence and very high output impedance, respectively. During a first clock cycle, an initiator device places an address on the bus using voltage mode during the first phase of the clock cycle and current mode during second phase. During a second clock cycle, a target device places data on the bus using voltage mode during the first phase of the clock cycle and current mode during second phase. Because a high impedance current mode precedes a low impedance voltage mode, electrical contention problems are eliminated, even if two devices momentarily drive the bus to opposite logical states. Fast back-to-back write operations are also described.
展开▼