首页> 外国专利> Apparatus and method for programmable built-in self-test and self-repair of embedded memory

Apparatus and method for programmable built-in self-test and self-repair of embedded memory

机译:用于嵌入式存储器的可编程内置自检和自修复的装置和方法

摘要

An apparatus and method are presented for programmable built-in self-test (BIST) and built-in self-repair (BISR) of an embedded memory (i.e., a memory formed with random logic upon a semiconductor substrate). A semiconductor device may include a memory unit, a BIST logic unit coupled to the memory unit, and a master test unit coupled to the BIST logic unit and the memory unit. The memory unit stores data input signals in response to a first set of address and control signals, and provides the stored data input signals as data output signals in response to a second set of address and control signals. The master test unit provides the memory test pattern to the BIST logic unit and generates the first and second sets of address and control signals. The BIST logic unit stores the memory test pattern, produces the data input signals dependent upon the memory test pattern, provides the data input signals to the memory unit, receives the data output signals from the memory unit, and compares the data output signals to the data input signals to form BIST results. The BIST system may perform a hardwired BIST routine when an asserted RESET signal is received by the semiconductor device and/or a programmable BIST routine under software control. The BIST logic unit may include a redundant memory structure, and may be configured to functionally replace a defective memory structure of the memory unit with one of the redundant memory structures dependent upon the BIST results.
机译:提出了一种用于嵌入式存储器(即,在半导体衬底上以随机逻辑形成的存储器)的可编程内置自测试(BIST)和内置自修复(BISR)的装置和方法。半导体器件可以包括存储单元,耦合到该存储单元的BIST逻辑单元,以及耦合到该BIST逻辑单元和该存储单元的主测试单元。存储单元响应于第一组地址和控制信号存储数据输入信号,并响应于第二组地址和控制信号提供存储的数据输入信号作为数据输出信号。主测试单元将存储器测试模式提供给BIST逻辑单元,并生成第一组和第二组地址和控制信号。 BIST逻辑单元存储存储器测试模式,根据存储器测试模式产生数据输入信号,将数据输入信号提供给存储器单元,从存储器单元接收数据输出信号,并将数据输出信号与存储器单元进行比较。数据输入信号以形成BIST结果。当半导体器件接收到断言的RESET信号和/或在软件控制下的可编程BIST例程时,BIST系统可以执行硬连线的BIST例程。 BIST逻辑单元可以包括冗余存储结构,并且可以被配置为根据BIST结果用冗余存储结构之一在功能上替换存储单元的有缺陷的存储结构。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号