首页> 外国专利> Channel interface and protocols for cache coherency in a scalable symmetric multiprocessor system

Channel interface and protocols for cache coherency in a scalable symmetric multiprocessor system

机译:可扩展对称多处理器系统中用于高速缓存一致性的通道接口和协议

摘要

A preferred embodiment of a symmetric multiprocessor system includes a switched fabric (switch matrix) for data transfers that provides multiple concurrent buses that enable greatly increased bandwidth between processors and shared memory. A high-speed point-to-point Channel couples command initiators and memory with the switch matrix and with I/O subsystems. Each end of a channel is connected to a Channel Interface Block (CIB). The CIB presents a logical interface to the Channel, providing a communication path to and from a CIB in another IC. CIB logic presents a similar interface between the CIB and the core-logic and between the CIB and the Channel transceivers. A channel transport protocol is is implemented in the CIB to reliably transfer data from one chip to another in the face of errors and limited buffering.
机译:对称多处理器系统的优选实施例包括用于数据传输的交换结构(交换矩阵),该交换结构提供了多个并发总线,从而使处理器和共享内存之间的带宽大大增加。高速点对点通道将命令启动器和内存与交换矩阵和I / O子系统耦合在一起。通道的每一端都连接到通道接口模块(CIB)。 CIB提供了到通道的逻辑接口,提供了往返于另一个IC中的CIB的通信路径。 CIB逻辑在CIB与核心逻辑之间以及CIB与通道收发器之间提供了相似的接口。面对错误和有限的缓冲,在CIB中实现了一种通道传输协议,以将数据从一个芯片可靠地传输到另一个芯片。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号