首页> 外国专利> Secure identification and receiver-side selection of channels for Synchronous Digital Hierarchy transmitted Synchronous Transfer Mode-1 signals is performed by circuit with shift- and buffer-registers

Secure identification and receiver-side selection of channels for Synchronous Digital Hierarchy transmitted Synchronous Transfer Mode-1 signals is performed by circuit with shift- and buffer-registers

机译:带有移位寄存器和缓冲区寄存器的电路可对同步数字体系传输的同步传输模式1信号进行安全标识和通道的接收方选择

摘要

A MID-Detection-Module switching circuit (1) includes a circuit (12) which identifies Frame Align Sequence Module identification words and is connected via registers to the core of the receiver (13). It sends a MID-Enable signal (a) and a 78 MHz signal to an AND-gate (9) connected to a MID-Shift-Register (2). There is a Dual Data direct connection to this register. The MID-Shift-Register is connected to a MID-Buffer register (3) and a first comparator (5). There is a further connection to a MID-Code-Register (4) with connections to a second comparator (7) and the core of the receiver. The switching circuit includes plausibility checking circuits (6,8) and a second AND-gate (9').
机译:MID检测模块切换电路(1)包括识别帧对齐序列模块识别字的电路(12),并且经由寄存器连接到接收器(13)的核心。它向与MID移位寄存器(2)连接的与门(9)发送MID使能信号(a)和78 MHz信号。有一个双数据直接连接到该寄存器。 MID移位寄存器连接到MID缓冲寄存器(3)和第一比较器(5)。与MID代码寄存器(4)的另一个连接是与第二比较器(7)和接收器的内核的连接。开关电路包括似真性检查电路(6,8)和第二“与”门(9′)。

著录项

  • 公开/公告号DE10154251A1

    专利类型

  • 公开/公告日2003-05-15

    原文格式PDF

  • 申请/专利权人 SIEMENS AG;

    申请/专利号DE2001154251

  • 发明设计人 WAHR ALFONS;

    申请日2001-11-05

  • 分类号H04L12/50;H04L5/22;

  • 国家 DE

  • 入库时间 2022-08-21 23:42:29

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号