首页> 外国专利> Method for optimizing a VLSI floor planner using a path based hyper-edge representation

Method for optimizing a VLSI floor planner using a path based hyper-edge representation

机译:使用基于路径的超边缘表示来优化vLSI平面规划器的方法

摘要

An abstraction based multi-phase method for VLSI chip floorplanning is described. The abstraction based approach provides a solution to macro floorplanning in the presence of leaf level intermediate logic, and achieves it without loss of accuracy in the results. Annotations generated during abstraction are presented as floorplanning constraints which account for the abstracted data. The floorplanning and placement algorithms handle detailed netlists consisting of large blocks and small leaf level cells in an efficient manner. The abstraction based approach phases out by abstracting the leaf level logic (thus reducing the solution space of the floorplanner) and reintroducing them in the form of floorplan constraints (to account for the presence of the leaf level logic while determining the location of large blocks). The abstraction and bundling phases achieves a significant improvement in the performance of a simulated annealing based floorplanner. The overall concept of driving a floorplanning algorithm with a path based hyper-edge representation also helps to provide structural information about the netlist to the floorplanner.
机译:描述了用于VLSI芯片布局的基于抽象的多阶段方法。基于抽象的方法为存在叶级中间逻辑的宏布局提供了解决方案,并在不损失结果准确性的情况下实现了该方案。在抽象期间生成的注释表示为布局规划约束,该约束说明了抽象数据。布局规划和布局算法可以有效地处理由大块和小叶级别单元组成的详细网表。基于抽象的方法通过对叶级逻辑进行抽象(从而减少了布局规划者的解决方案空间)并以布局图约束的形式重新引入它们来逐步淘汰(以在确定大块的位置时考虑到叶级逻辑的存在) 。抽象和捆绑阶段可大大改善基于模拟退火的平面规划器的性能。使用基于路径的超边缘表示来驱动布局规划算法的总体概念还有助于向布局规划器提供有关网表的结构信息。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号