首页> 外国专利> Method of determining non-accessible device I/O pin speed using on chip LFSR and MISR as data source and results analyzer respectively

Method of determining non-accessible device I/O pin speed using on chip LFSR and MISR as data source and results analyzer respectively

机译:分别使用片上LFSR和MISR作为数据源和结果分析器确定不可访问的设备I / O引脚速度的方法

摘要

A novel apparatus and methods provide the capability to structural test device input/output pins which are not connected to an external tester during the testing process. The method does not require a new Design For Test logic block, but rather, the method modifies existing registers on the chip to function as a (Pseudo Random Pattern Generator) PRPG and a MISR (Multiple Input Signature Register). The PRPG generates input patterns. The MISR generates an output signature. PRPG and MISR are both based on LFSR (Linear Feedback Shift Register). This allows running a random pattern generated by the PRPG, testing at-speed a path from the PRPG through the I/O logic circuitry interfacing to core logic, and storing a signature pattern in the MISR. The testing will take place at native speed of the device and no connection to the pins is required externally.
机译:一种新颖的装置和方法提供了对在测试过程中未连接到外部测试仪的结构测试设备输入/输出引脚的能力。该方法不需要新的“用于测试的设计”逻辑块,而是可以修改芯片上的现有寄存器,以用作(伪随机模式发生器)PRPG和MISR(多个输入签名寄存器)。 PRPG生成输入模式。 MISR生成输出签名。 PRPG和MISR都基于LFSR(线性反馈移位寄存器)。这允许运行PRPG生成的随机模式,高速测试从PRPG到与核心逻辑接口的I / O逻辑电路的路径,并将签名模式存储在MISR中。测试将以设备的固有速度进行,并且不需要外部连接引脚。

著录项

  • 公开/公告号US6754867B2

    专利类型

  • 公开/公告日2004-06-22

    原文格式PDF

  • 申请/专利权人 INTEL CORPORATION;

    申请/专利号US20000750199

  • 发明设计人 AJAY OJHA;HEHCHING HARRY LI;

    申请日2000-12-28

  • 分类号G06F110/00;

  • 国家 US

  • 入库时间 2022-08-21 23:16:48

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号