首页> 外国专利> Method of reducing polysilicon depletion in a polysilicon gate electrode by depositing polysilicon of varying grain size

Method of reducing polysilicon depletion in a polysilicon gate electrode by depositing polysilicon of varying grain size

机译:通过沉积不同晶粒尺寸的多晶硅减少多晶硅栅电极中多晶硅耗尽的方法

摘要

Polysilicon electrical depletion in a polysilicon gate electrode is reduced by depositing the polysilicon under controlled conditions so as to vary the crystal grain size through the thickness of the polysilicon. The resulting structure may have two or more depth-wise contiguous regions of respective crystalline grain size, and the selection of grain size is directed to maximize dopant activation in the polysilicon near the gate dielectric, and to tailor the resistance of the polysilicon above that first region and more distant from the gate dielectric. This method, and the resulting structure, are advantageously employed in forming FETs, and doped polysilicon resistors.
机译:通过在受控条件下沉积多晶硅来减少多晶硅栅电极中的多晶硅电耗尽,从而通过多晶硅的厚度改变晶粒尺寸。所得到的结构可以具有两个或更多个具有相应晶粒尺寸的深度方向上连续的区域,并且晶粒尺寸的选择旨在最大化栅极电介质附近的多晶硅中的掺杂剂活化,并在该多晶硅上调整多晶硅的电阻。区域和栅极电介质更远。该方法和所得到的结构有利地用于形成FET和掺杂的多晶硅电阻器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号