首页> 外国专利> System and method for generating interleaved multi-phase outputs from a nested pair of phase locked loops

System and method for generating interleaved multi-phase outputs from a nested pair of phase locked loops

机译:用于从嵌套的一对锁相环生成交错的多相输出的系统和方法

摘要

An improved clock generation circuit that utilizes a multi-phase PLL architecture is provided as well as a method for generating multiple phase outputs. The clock generation circuit can produce multiple phase outputs with the oscillator only producing approximately one-half of those multiple phase outputs. The other half of the phase outputs come from a set of delay circuits external to the oscillator. In this fashion, the oscillator can operate at relatively high frequencies yet not suffer the consequences of trying to decrease the tap-to-tap delay using additional series delay elements if numerous phase outputs are needed. Instead, one-half of the taps are provided external to the oscillator. Thus, the phase outputs from the oscillator are interleaved with phase outputs from an external set of delay circuits, where the oscillator is under frequency lock control using a first PLL and the external delay circuits maintain the frequency lock of the oscillator, yet are delayed in phase by virtue of a phase lock control of a second PLL. The combination of dual PLLs ensures consistent phase alignment between the oscillator phase outputs and the external delay circuit phase outputs. Phase control is ensured through the second PLL and, importantly, regularly spaced phase outputs produced in an interleaved fashion can be achieved for high density phase outputs exceeding, for example, 8, 16, or even 32 multiple phase outputs from the PLL circuit.
机译:提供了一种利用多相PLL架构的改进的时钟生成电路以及用于生成多相输出的方法。时钟产生电路可以产生多相输出,而振荡器仅产生这些多相输出的大约一半。相位输出的另一半来自振荡器外部的一组延迟电路。以这种方式,如果需要大量的相位输出,则振荡器可以在相对较高的频率下工作,而不会遭受尝试通过使用附加的串联延迟元件来减小抽头-抽头延迟的后果。取而代之的是,抽头的一半提供在振荡器外部。因此,振荡器的相位输出与外部延迟电路组的相位输出交织,其中振荡器使用第一PLL进行频率锁定控制,而外部延迟电路保持振荡器的频率锁定,但在借助于第二PLL的锁相控制来控制相位。双PLL的组合可确保振荡器相位输出和外部延迟电路相位输出之间的相位一致。通过第二个PLL可以确保相位控制,重要的是,对于高密度相位输出,例如超过PLL电路的8、16甚至32个多相输出,可以实现以交错方式产生的规则间隔的相位输出。

著录项

  • 公开/公告号US6657466B1

    专利类型

  • 公开/公告日2003-12-02

    原文格式PDF

  • 申请/专利权人 CYPRESS SEMICONDUCTOR CORP.;

    申请/专利号US20020154030

  • 发明设计人 DOUGLAS SUDJIAN;

    申请日2002-05-23

  • 分类号H03L70/60;

  • 国家 US

  • 入库时间 2022-08-21 23:12:58

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号