首页> 外国专利> High-speed serial link clock and data recovery

High-speed serial link clock and data recovery

机译:高速串行链路时钟和数据恢复

摘要

A system for clock and data recovery (“CDR”) includes a clock generator, a half-rate phase detector for receiving the input data, an encoder, a phase selector outputting recovered clock, a confidence counter, and a multiplexer outputting recovered data. The clock generator generates an 8-phase clock signal at half a rate of the transmitted serial data. The phase detector samples input data at four times the standard sampling rate, takes the oversampled data and detects phase transitions therein, i.e., phase lead and lag. The encoder encodes the phase transition data. The confidence counter receives the phase transition data and generates a signal representing the accumulated net effect of the phase transitions. The phase selector receives the confidence counter signal and the 8-phase clock from the clock generator, and determines the optimum phase for data sampling.
机译:用于时钟和数据恢复的系统(“ CDR”)包括时钟发生器,用于接收输入数据的半速率相位检测器,编码器,输出恢复的时钟的相位选择器,置信度计数器和输出恢复的数据的多路复用器。时钟发生器以传输的串行数据速率的一半生成一个8相时钟信号。相位检测器以标准采样率的四倍对输入数据进行采样,获取过采样的数据并检测其中的相变,即相位超前和滞后。编码器对相变数据进行编码。置信度计数器接收相变数据并生成代表相变的累积净效应的信号。相位选择器从时钟发生器接收置信度计数器信号和8相时钟,并确定数据采样的最佳相位。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号