首页> 外国专利> Clock signal selector circuit with reduced probability of erroneous output due to metastability

Clock signal selector circuit with reduced probability of erroneous output due to metastability

机译:时钟信号选择器电路,由于亚稳而减少了错误输出的可能性

摘要

A clock signal selector circuit is disclosed including a synchronizer circuit, two switching circuits, and a multiplexer. The synchronizer circuit synchronizes a first control signal to a first clock signal, thereby producing a second control signal. A first switching circuit produces the first clock signal at a first node when the second control signal is asserted. The multiplexer drives a second node with a signal at the first node when the second control signal is asserted. The second switching circuit forms an electrical connection between the first and second nodes when the second control signal is deasserted. The two switching circuits significantly reduce a probability of error at the second node due to metastability when the second control signal transitions from asserted to deasserted and the first clock signal is deselected. The second switching circuit provides electrical feedback from the second node to the first node.
机译:公开了一种时钟信号选择器电路,其包括同步器电路,两个开关电路和多路复用器。同步器电路将第一控制信号与第一时钟信号同步,从而产生第二控制信号。当第二控制信号被断言时,第一开关电路在第一节点处产生第一时钟信号。当第二控制信号被断言时,多路复用器利用在第一节点处的信号来驱动第二节点。当第二控制信号无效时,第二开关电路在第一节点和第二节点之间形成电连接。当第二控制信号从有效状态转变为无效状态并且第一时钟信号被取消选择时,这两个开关电路大大降低了由于亚稳性而在第二节点发生错误的可能性。第二开关电路提供从第二节点到第一节点的电反馈。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号