首页> 外国专利> High instruction fetch bandwidth in multithread processor using temporary instruction cache to deliver portion of cache line in subsequent clock cycle

High instruction fetch bandwidth in multithread processor using temporary instruction cache to deliver portion of cache line in subsequent clock cycle

机译:多线程处理器中的高指令获取带宽,使用临时指令高速缓存在随后的时钟周期中提供部分高速缓存行

摘要

The present invention provides a mechanism for supporting high bandwidth instruction fetching in a multi-threaded processor. A multi-threaded processor includes an instruction cache (I-cache) and a temporary instruction cache (TIC). In response to an instruction pointer (IP) of a first thread hitting in the I-cache, a first block of instructions for the thread is provided to an instruction buffer and a second block of instructions for the thread are provided to the TIC. On a subsequent clock interval, the second block of instructions is provided to the instruction buffer, and first and second blocks of instructions from a second thread are loaded into a second instruction buffer and the TIC, respectively.
机译:本发明提供了一种用于在多线程处理器中支持高带宽指令获取的机制。多线程处理器包括指令高速缓存(I-cache)和临时指令高速缓存(TIC)。响应于I线程中命中的第一线程的指令指针(IP),用于该线程的第一指令块被提供给指令缓冲器,并且用于该线程的第二指令块被提供给TIC。在随后的时钟间隔上,将第二指令块提供给指令缓冲区,并将来自第二线程的第一和第二指令块分别加载到第二指令缓冲区和TIC中。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号