首页> 外国专利> MEMORY DEVICE FOR IMPLEMENTING 2N BIT PREFETCH SCHEME USING N BIT PREFETCH STRUCTURE, METHOD FOR PREFETCHING 2N BIT OF THE SAME AND AUTO-PRECHARGE METHOD, ESPECIALLY CONTROLLING THE TIME OF AUTO PRECHARGE BASED ON THE CHANGE OF A BURST LENGTH

MEMORY DEVICE FOR IMPLEMENTING 2N BIT PREFETCH SCHEME USING N BIT PREFETCH STRUCTURE, METHOD FOR PREFETCHING 2N BIT OF THE SAME AND AUTO-PRECHARGE METHOD, ESPECIALLY CONTROLLING THE TIME OF AUTO PRECHARGE BASED ON THE CHANGE OF A BURST LENGTH

机译:使用N位预取结构实现2N位预取方案的存储器,预取相同2N位的方法和自动充电方法,尤其是根据突发长度的变化来控制自动预充电的时间

摘要

PURPOSE: A memory device for implementing 2N bit prefetch scheme using N bit prefetch structure, a method for prefetching 2N bit of the same and an auto-precharge method are provided to allow the ultra high speed operation by implementing the 8 bit prefetch scheme with 4 bit prefetch structure without increasing the chip size. CONSTITUTION: A memory device for implementing 2N bit prefetch scheme using N bit prefetch structure includes a first parallel stage(500), a second parallel stage(600), a plurality of write data buffers(532,534), a plurality of write data buffers(536,538), a plurality of first switches(522,524) and a plurality of second switches(542,544). The first parallel stage receives the input data corresponding to the burst length N in response to the first write command and outputs the received data as a first parallel data. The second parallel stage receives the input data corresponding to burst length N in response to the first write command and outputs the received data as a second parallel data. The plurality of write data buffers stores the first parallel data in response to the first write control signal. The plurality of write data buffers stores the second parallel data in response to the second write control signal. The plurality of first switches transmits the data stores on the first write data buffers to the memory core block in response to the first switching signal. And, the plurality of second switches transmits the data stored on the second write data buffers in response to the second switching signals.
机译:目的:提供一种用于使用N位预取结构实现2N位预取方案的存储设备,一种用于预取其2N位的方法和一种自动预充电方法,以通过使用4位实现8位预取方案来实现超高速操作。位预取结构而不增加芯片尺寸。组成:一种用于使用N位预取结构实现2N位预取方案的存储设备,包括第一并行级(500),第二并行级(600),多个写数据缓冲区(532,534),多个写数据缓冲区( 536,538),多个第一开关(522,524)和多个第二开关(542,544)。第一并行级响应于第一写入命令而接收与突发长度N相对应的输入数据,并将接收到的数据作为第一并行数据输出。第二并行级响应于第一写入命令而接收与突发长度N相对应的输入数据,并将接收到的数据作为第二并行数据输出。多个写数据缓冲器响应于第一写控制信号来存储第一并行数据。多个写数据缓冲器响应于第二写控制信号来存储第二并行数据。多个第一开关响应于第一开关信号将第一写数据缓冲器上的数据存储发送到存储器核心块。并且,多个第二开关响应于第二切换信号来发送存储在第二写数据缓冲器上的数据。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号