首页> 外国专利> System and method for providing on-chip clock generation verification using an external clock

System and method for providing on-chip clock generation verification using an external clock

机译:使用外部时钟提供片上时钟生成验证的系统和方法

摘要

A system and method for performing functional verification of a device, and in particular a technique for performing phase-locked loop (PLL) functional verification by the device which contains the PLL circuitry. A relatively slow-speed external clock is provided to the device, and is used to generate control signals to a counter. PLL circuitry within the device generates a relatively high-speed master clock signal for use by the device. This master clock signal is coupled to a clock input of the counter, the counter having various control inputs that are used to selectively count clock pulses of the master clock. As the frequency of the external clock signal is known, and the master clock signal is generated from known PLL circuitry, it is possible to analyze the count value from the counter to determine whether the PLL circuitry used to generate the master clock is operating properly.
机译:一种用于执行设备功能验证的系统和方法,尤其是一种用于通过包含PLL电路的设备执行锁相环(PLL)功能验证的技术。相对慢速的外部时钟提供给该设备,并用于生成到计数器的控制信号。设备内的PLL电路生成一个相对高速的主时钟信号,供设备使用。该主时钟信号耦合到计数器的时钟输入,该计数器具有各种控制输入,用于选择性地对主时钟的时钟脉冲进行计数。由于外部时钟信号的频率是已知的,并且主时钟信号是从已知的PLL电路生成的,因此可以分析来自计数器的计数值,以确定用于生成主时钟的PLL电路是否工作正常。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号